



#### **ROBT206 - Microcontrollers with Lab**

Lecture II – Combinational Logic Design Continued

15 February, 2018

## **Topics**

## Today's Topics

**Encoders** 

Selecting using Multiplexers

## **Encoding**

- Encoding the opposite of decoding: the conversion of an m-bit input code to a n-bit output code with  $n \le m \le 2^n$  such that each valid code word produces a unique output code
- Circuits that perform encoding are called encoders
- An encoder has  $2^n$  (or fewer) input lines and n output lines which generate the binary code corresponding to the input values
- Typically, an encoder converts a code containing exactly one bit that is I to a binary code corresponding to the position in which the I appears.

#### **Encoders and Decoders**





- A decimal-to-BCD encoder
  - Inputs: 10 bits corresponding to decimal digits 0 through 9,  $(D_0, ..., D_9)$
  - Outputs: 4 bits with BCD codes
  - Function: If input bit  $D_i$  is I, then the output  $(A_3, A_2, A_1, A_0)$  is the BCD code for i,
- The truth table could be formed, but alternatively, the equations for each of the four outputs can be obtained directly.

| Do Do Da Dr Da Dr-Pi Do 1                          | A3 | Az         | A | Ao            |
|----------------------------------------------------|----|------------|---|---------------|
| inputz 0 100001                                    | Ó  | 0          | 0 | 0             |
| 1 0                                                | 0  | O          | ٥ | 1             |
| 2 0 0                                              | 0  | 0          | 1 | 0             |
| 3 7 —                                              | Ø  | :          |   |               |
| $\left(\begin{array}{c} i \\ i \end{array}\right)$ | 1  | <u>; 0</u> | 0 | 0             |
| 3 1 <u>1</u>                                       | 1  | 0          | 0 | $\frac{1}{5}$ |

## **Encoder Example (continued)**

Input  $D_i$  is a term in equation  $A_i$  if bit  $A_i$  is I in the binary value for i.



Equations:  

$$A_3 = D_8 + D_9$$
  
 $A_2 = D_4 + D_5 + D_6 + D_7$   
 $A_1 = D_2 + D_3 + D_6 + D_7$   
 $A_0 = D_1 + D_3 + D_5 + D_7 + D_9$ 



## **Priority Encoder**

- If more than one input value is I, then the encoder just designed does not work.
- One encoder that can accept all possible combinations of input values and produce a meaningful result is a priority encoder.
- Among the Is that appear, it selects the most significant input position (or the least significant input position) containing a I and responds with the corresponding binary code for that position.

## **Priority Encoder Example**

Priority encoder with 5 inputs (D<sub>4</sub>, D<sub>3</sub>, D<sub>2</sub>, D<sub>1</sub>, D<sub>0</sub>) - highest priority to most significant I present - Code outputs A2, A1, A0 and V where V indicates at least one I present.

| No. of Min- |           | Inputs: 5 inputs |           |           | Outputs    |    |           | The inful<br>-13 Not |    |              |         |
|-------------|-----------|------------------|-----------|-----------|------------|----|-----------|----------------------|----|--------------|---------|
|             | terms/Row | D4               | <b>D3</b> | <b>D2</b> | <b>D</b> 1 | D0 | <b>A2</b> | A1                   | A0 | $\mathbf{V}$ | =13 Not |
| ĺ           | 1         | 0                | 0         | 0         | 0          | 0  | X         | X                    | X  | 0 /          | Valid   |
|             | 1         | 0                | 0         | 0         | 9          | 1  | 0         | 0                    | 0  | 1            |         |
|             | 2         | 0                | 0         | 0         | 1          | X  | 0         | 0                    | 1  | 1            |         |
|             | 4 _       | 0                | 0         | 1         | X          | X  | 0         | 1                    | 0  | 1            |         |
|             | 8         | 0                | 1         | X         | X          | X  | 0         | 1                    | 1  | 1            |         |
|             | 16        | 1                | X         | X         | X          | X  | 1         | 0                    | 0  | 1            |         |

Xs in input part of table represent 0 or 1; thus table entries correspond to product terms instead of minterms. The column on the left shows that all 32 minterms are present in the product terms in the table /

## **Priority Encoder Example (continued)**

Could use a K-map to get equations, but can be read directly from table and manually optimized if careful:

$$A_2 = D_4$$
 $A_1 = \overline{D_4} D_3 + \overline{D_4} \overline{D_3} D_2 = \overline{D_4} F_1$ ,  $F_1 = (D_3 + D_2)$ 
 $A_0 = \overline{D_4} D_3 + \overline{D_4} \overline{D_3} D_2 D_1 = \overline{D_4} (D_3 + \overline{D_2} D_1)$ 
 $V = D_4 + F_1 + D_1 + D_0$ 

## Selecting

- Selecting of data or information is a critical function in digital systems and computers
- Circuits that perform selecting have:
  - A set of information inputs from which the selection is made
  - A single output
  - A set of control lines for making the selection
- Logic circuits that perform selecting are called multiplexers

## Multiplexers

- A multiplexer selects information from an input line and directs the information to an output line
- A typical multiplexer has *n* control inputs  $(S_{n-1}, ..., S_0)$  called selection inputs,  $2^n$  information inputs  $(I_2^n_{-1}, ..., I_0)$ , and one output Y
- A multiplexer can be designed to have m information inputs with  $m < 2^n$  as well as n selection inputs



## 2-to-1-Line Multiplexer

- Since  $2 = 2^1$ , n = 1
- ▶ The single selection variable S has two values:
  - ightharpoonup S = 0 selects input  $I_0$
  - $ightharpoonup S = I selects input I_I$
- The equation:

$$Y = \overline{S} I_0 + S I_1$$

▶ The circuit:



## 2-to-1-Line Multiplexer (continued)

- Note the regions of the multiplexer circuit shown:
  - ▶ I-to-2-line Decoder
  - 2 Enabling circuits
  - 2-input OR gate
- To obtain a basis for multiplexer expansion, we combine the Enabling circuits and OR gate into a  $2 \times 2$  AND-OR circuit:
  - ▶ I-to-2-line decoder
  - $\rightarrow$  2 × 2 AND-OR
- In general, for an  $2^n$ -to-I-line multiplexer:
  - $\rightarrow$  *n*-to-2<sup>*n*</sup>-line decoder
  - $\rightarrow$  2<sup>n</sup> × 2 AND-OR

## Example: 4-to-1-line Multiplexer

- ▶ 2-to-2<sup>2</sup>-line decoder
- $\rightarrow$  2<sup>2</sup>  $\times$  2 AND-OR



## Multiplexer Width Expansion

- Select "vectors of bits" instead of "bits"
- ▶ Use multiple copies of  $2^n \times 2$  AND-OR in parallel



## Multiplexer Width Expansion



# Combinational Logic Implementation Approach 1

Think of a function as using k input bits to choose from  $2^k$  outputs.

E.g., 
$$F = BC + A\overline{C}$$



#### **Combinational Logic Implementation**

#### - Multiplexer Approach

- Implement any m functions of n + 1 variables by using:
  - An m-wide  $2^n$ -to-I-line multiplexer
  - A single inverter
- Design:
  - Find the truth table for the functions.
  - Based on the values of the first n variables, separate the truth table rows into pairs
  - For each pair and output, define a rudimentary function of the final variable  $(0, 1, X, \overline{X})$
  - Using the first *n* variables as the index, value-fix the information inputs to the multiplexer with the corresponding rudimentary functions
  - Use the inverter to generate the rudimentary function  $\overline{X}$

## **Example: 4 Variable Function**

Implement the Boolean function

$$F(A, B, C, D) = \Sigma m(1,3,4,11,12,13,14,15)$$

- Variables A, B, C are connected to selection inputs  $S_2$ ,  $S_1$ ,  $S_0$ , respectively
- Values for the data inputs are defined from the truth table.
- Example: if (A,B,C) = 00 I, the truth table shows F = D, variable D is applied to  $I_1$

| A | В | C | D | F                                |
|---|---|---|---|----------------------------------|
| 0 | 0 | 0 | 0 | 0<br>F = D                       |
| 0 | 0 | 0 | 1 | 1                                |
| 0 | 0 | 1 | 0 | 0<br>F = D                       |
| 0 | 0 | 1 | 1 | 1                                |
| 0 | 1 | 0 | 0 | $\frac{1}{0}$ F = $\overline{D}$ |
| 0 | 1 | 0 | 1 | 0 F = D                          |
| 0 | 1 | 1 | 0 | 0<br>F = 0                       |
| 0 | 1 | 1 | 1 | 0 F = 0                          |
| 1 | 0 | 0 | 0 | 0<br>F = 0                       |
| 1 | 0 | 0 | 1 | 0 0                              |
| 1 | 0 | 1 | 0 | 0 E - D                          |
| 1 | 0 | 1 | 1 | F = D                            |
| 1 | 1 | 0 | 0 | 1                                |
| 1 | 1 | 0 | 1 | 1 F = 1                          |
| 1 | 1 | 1 | 0 | 1 F = 1                          |
| 1 | 1 | 1 | 1 | 1                                |

#### **Example: 4 Variable Function**



## Example 3.11

3-11. A traffic metering system for controlling the release of traffic from an entrance ramp onto a superhighway has the following specifications for a part of its controller. There are three parallel metering lanes, each with its own stop (red)—go (green) light. One of these lanes, the car pool lane is given priority for a green light over the other two lanes. Otherwise, a "round robin" scheme in which the green lights alternate is used for the other two (left and right) lanes. The part of the controller that determines which light is to be green (rather than red) is to be designed. The specifications for the controller follow:

#### Inputs

- PS Car pool lane sensor (car present—1; car absent—0)
- LS Left lane sensor (car present—1; car absent—0)
- RS Right lane sensor (car present—1; car absent—0)
- RR Round robin signal (select left—1; select right—0)

## Example 3.11

| PS              | LS | RS | RR | PL | 22 | RL |
|-----------------|----|----|----|----|----|----|
| 1               | X  | X  | X  | 1  | 0  | 0  |
| 0               | 1  | 0  | X  | 0  | 1  |    |
| 0               | 0  | 1  | X  | 0  | D  | 1) |
| <sup>20</sup> 0 | 1  | 1  | 1  | 0  | 1  | 0  |
| (0              | 1  | 1  | 0  | 0  | 0  | 1) |
| }               |    |    |    |    | -  |    |

#### Operation

Outputs

1. If there is a car in the car pool lane, PL is 1.

RL Right lane light (green—1; red—0)

Car pool lane light (green—1; red— Left lane light (green—1; red—0)

- 2. If there are no cars in the car pool lane and the right lane, and there is a car in the left lane, LL is 1.
- If there are no cars in the car pool lane and in the left lane, and there
  is a car in the right lane, RL is 1.
- 4. If there is no car in the car pool lane, there are cars in both the left and right lanes, and RR is 1, then LL = 1.
- 5. If there is no car in the car pool lane, there are cars in both the left and right lanes, and RR is 0, then RL = 1.
  - 6. If any PL, LL, or RL is not specified to be 1 above, then it has value 0.
- (a) Find the truth table for the controller part.
- (b) Find a minimum multiple-level gate implementation with minimum gateinput cost using AND gates, OR gates, and inverters.

(PL = ?PS

## **Any Questions?**



